

# **DR8051CPU**

## High Performance Configurable 8-bit Microcontroller ver 3.01

#### OVERVIEW

DR8051CPU is a **high performance**, area optimized soft core of a single-chip 8-bit embedded controller dedicated for operation with fast (typically on-chip) and **slow** (off-chip) **memories**. The core has been designed with a special concern about **low power consump**tion. Additionally an advanced power management unit makes DR8051CPU core **perfect** for portable equipment where low power consumption is mandatory.

DR8051CPU soft core is 100% binarycompatible with the industry standard 8051 8bit microcontroller. There are two configurations of DR8051CPU: **Harward** where external data and program buses are separated, and **von Neumann** with common program and external data bus. DR8051CPU has RISC architecture **6.7 times faster** compared to standard architecture and executes **65-200 million instructions** per second. This performance can also be exploited to great advantage in **low power** applications where the core can be clocked up to seven times more slowly than the original implementation for no performance penalty.

DR8051CPU is delivered with **fully automated testbench** and **complete set of tests** allowing easy package validation at each stage of SoC design flow.

### **CPU FEATURES**

- 100% software compatible with industry standard 8051
- RISC architecture enables to execute instructions 6.7 times faster compared to standard 8051
- 12 times faster multiplication
- 9.6 times faster division
- Up to 256 bytes of internal (on-chip) Data Memory
- Up to 64K bytes of Program Memory
- Up to 16M bytes of external (off-chip) Data Memory
- User programmable Program Memory Wait States solution for wide range of memories speed
- User programmable External Data Memory Wait States solution for wide range of memories speed
- De-multiplexed Address/Data bus to allow easy connection to memory
- Interface for additional Special Function Registers
- Fully synthesizable, static synchronous design with positive edge clocking and no internal tri-states

All trademarks mentioned in this document are trademarks of their respective owners.

- Scan test ready
- **1.3 GHz virtual** clock frequency in a 0.35u technological process

## PERIPHERALS

- DoCD<sup>™</sup> debug unit
  - Processor execution control
    - Run
    - Halt
    - Step into instruction
    - Skip instruction
  - Read-write all processor contents
    - Program Counter (PC)
    - Program Memory
    - Internal (direct) Data Memory
    - Special Function Registers (SFRs)
    - External Data Memory
  - Hardware execution breakpoints
    - Program Memory
    - Internal (direct) Data Memory
    - Special Function Registers (SFRs)
    - External Data Memory
  - Hardware breakpoints activated at a certain
    - Program address (PC)
    - Address by any write into memory
    - Address by any read from memory
    - Address by write into memory a required data
    - Address by read from memory a required data
  - Three wire communication interface
- Power Management Unit
  - Power management mode
  - Switchback feature
  - Stop mode
- Interrupt Controller
  - 2 priority levels
  - 2 external interrupt sources

## CONFIGURATION

The following parameters of the DR8051CPU core can be easy adjusted to requirements of dedicated application and technology. Configuration of the core can be prepared by effortless changing appropriate constants in package file. There is no need to change any parts of the code.

| Memory style                                                  | <ul> <li>Harward</li> <li>von Neumann</li> </ul>      |
|---------------------------------------------------------------|-------------------------------------------------------|
| Program Memory type                                           | <ul> <li>synchronous</li> <li>asynchronous</li> </ul> |
| Program Memory wait-<br>states                                | - used (0-7)<br>- unused                              |
| <ul> <li>Program Memory writes</li> </ul>                     | - used<br>- unused                                    |
| <ul> <li>Internal Data Memory type</li> </ul>                 | <ul> <li>synchronous</li> <li>asynchronous</li> </ul> |
| External Data Memory size                                     | - 64 kB<br>- 16 MB                                    |
| <ul> <li>External Data Memory</li> <li>wait-states</li> </ul> | - used (0-7)<br>- unused                              |
| Interrupts                                                    | _ subroutines<br>location                             |
| Power Management Mode                                         | - used<br>- unused                                    |
| Stop mode                                                     | - used<br>- unused                                    |
| <ul> <li>DoCD<sup>™</sup> debug unit</li> </ul>               | - used<br>- unused                                    |

#### DELIVERABLES

- Source code:
  - ◊ VHDL Source Code or/and
  - VERILOG Source Code or/and
  - Encrypted, or plain text EDIF netlist
- VHDL & VERILOG test bench environment
   Active-HDL automatic simulation macros
  - ModelSim automatic simulation macros
  - Tests with reference responses
- Technical documentation
- Installation notes
- ◊ HDL core specification
- ◊ Datasheet
- Synthesis scripts
- Example application
- Technical support
  - IP Core implementation support
    - 3 months maintenance

All trademarks mentioned in this document are trademarks of their respective owners.

- Delivery the IP Core updates, minor and major versions changes
- Delivery the documentation updates
- Phone & email support

## LICENSING

Comprehensible and clearly defined licensing methods without royalty fees make using of IP Core easy and simply.

<u>Single Design</u> license allows use IP Core in single FPGA bitstream and ASIC implementation.

<u>Unlimited Designs</u>, <u>One Year</u> licenses allow use IP Core in unlimited number of FPGA bitstreams and ASIC implementations.

In all cases number of IP Core instantiations within a design, and number of manufactured chips are unlimited. There is no time restriction except <u>One Year</u> license where time of use is limited to 12 months.

- Single Design license for
  - VHDL, Verilog source code called HDL Source
  - Encrypted, or plain text EDIF called Netlist
- One Year license for
  - Encrypted Netlist only
- Unlimited Designs license for
  - HDL Source
  - Netlist
- Upgrade from
  - HDL Source to Netlist
  - Single Design to Unlimited Designs







All trademarks mentioned in this document are trademarks of their respective owners.

## PINS DESCRIPTION

| PIN            | TYPE   | DESCRIPTION                            |  |  |  |  |  |  |  |  |
|----------------|--------|----------------------------------------|--|--|--|--|--|--|--|--|
| clk            | input  | Global clock                           |  |  |  |  |  |  |  |  |
| reset          | input  | Global synchronous reset               |  |  |  |  |  |  |  |  |
| ramdatai[7:0]  | input  | Data bus from Internal Data Memory     |  |  |  |  |  |  |  |  |
| sfrdatai[7:0]  | input  | Data bus from user SFRs                |  |  |  |  |  |  |  |  |
| prgdatai[7:0]  | input  | Input data bus from Program Memory     |  |  |  |  |  |  |  |  |
| xramdatai[7:0] | input  | Data bus from External Data Memory     |  |  |  |  |  |  |  |  |
| int0           | input  | External interrupt 0 line              |  |  |  |  |  |  |  |  |
| int1           | input  | External interrupt 1 line              |  |  |  |  |  |  |  |  |
| docddatai      | input  | DoCD™ data input                       |  |  |  |  |  |  |  |  |
| ramdatao[7:0]  | output | Data bus for Internal Data Memory      |  |  |  |  |  |  |  |  |
| ramaddr[7:0]   | output | Internal Data Memory address bus       |  |  |  |  |  |  |  |  |
| ramoe          | output | Internal Data Memory output enable     |  |  |  |  |  |  |  |  |
| ramwe          | output | Internal Data Memory write enable      |  |  |  |  |  |  |  |  |
| sfrdatao[7:0]  | output | Data bus for user SFRs                 |  |  |  |  |  |  |  |  |
| sfraddr[7:0]   | output | User SFRs address bus                  |  |  |  |  |  |  |  |  |
| sfroe          | output | User SFRs output enable                |  |  |  |  |  |  |  |  |
| sfrwe          | output | User SFRs write enable                 |  |  |  |  |  |  |  |  |
| prgaddr[15:0]  | output | Program Memory address bus             |  |  |  |  |  |  |  |  |
| prgdatao[7:0]  | output | Output data bus for Program Memory     |  |  |  |  |  |  |  |  |
| prgdataz       | output | PRGDATA tri-state buffers control line |  |  |  |  |  |  |  |  |
| prgrd          | output | Program Memory read                    |  |  |  |  |  |  |  |  |
| prgwr          | output | Program Memory write                   |  |  |  |  |  |  |  |  |
| xramdatao[7:0] | output | Data bus for External Data Memory      |  |  |  |  |  |  |  |  |
| xramdataz      | output | XDATA tri-state buffers control line   |  |  |  |  |  |  |  |  |
| xramaddr[23:0] | output | External Data Memory address bus       |  |  |  |  |  |  |  |  |
| xramrd         | output | External Data Memory read              |  |  |  |  |  |  |  |  |
| xramwr         | output | External Data Memory write             |  |  |  |  |  |  |  |  |
| docddatao      | output | DoCD™ data output                      |  |  |  |  |  |  |  |  |
| docdclk        | output | DoCD™ clock line                       |  |  |  |  |  |  |  |  |
| pmm            | output | Power management mode indicator        |  |  |  |  |  |  |  |  |
| stop           | output | Stop mode indicator                    |  |  |  |  |  |  |  |  |

## UNITS SUMMARY

**ALU** – Arithmetic Logic Unit performs the arithmetic and logic operations during execution of an instruction. It contains accumulator (ACC), Program Status Word (PSW), (B) registers and related logic such as arithmetic unit, logic unit, multiplier and divider.

**Opcode Decoder** – Performs an instruction opcode decoding and the control functions for all other blocks.

**Control Unit** – Performs the core synchronization and data flow control. This module is directly connected to Opcode Decoder and manages execution of all microcontroller tasks. **Program Memory Interface** – Contains Program Counter (PC) and related logic. It performs the instructions code fetching. Program Memory can be also written. This feature allows usage of a small boot loader loading new program into RAM, EPROM or FLASH EEPROM storage via UART, SPI, I2C or DoCD™ module. Program fetch cycle length can be programmed by user. This feature is called Program Memory Wait States, and allows core to work with different speed program memories.

**External Memory Interface** – Contains memory access related registers such as Data Pointer High (DPH0), Data Pointer Low (DPL0), Data Page Pointer (DPP0), MOVX @Ri address register (MXAX) and STRETCH registers. It performs the memory addressing and data transfers. Allows applications software to access up to 16 MB of external data memory. The DPP0 register is used for segments swapping. STRETCH register allows flexible timing management while accessing different speed system devices by programming XRAMWR and XRAMRD pulse width between 1 – 8 clock periods.

**Internal Data Memory Interface** – Internal Data Memory interface controls access into the internal 256 bytes memory. It contains 8-bit Stack Pointer (SP) register and related logic.

**User SFRs Interface** – Special Function Registers interface controls access to the special registers. It contains standard and used defined registers and related logic. User defined external devices can be quickly accessed (read, written, modified) using all direct addressing mode instructions.

**Interrupt Controller** – Interrupt control module is responsible for the interrupt manage system for the external and internal interrupt sources. It contains interrupt related registers such as Interrupt Enable (IE), Interrupt Priority (IP) and (TCON) registers.

**Power Management Unit** – Block contains advanced power saving mechanisms with switchback feature, allowing external clock control logic to stop clocking (Stop mode) or run core in lower clock frequency (Power Management Mode) to significantly reduce power consumption. Switchback feature allows UARTs, and interrupts to be processed in full speed mode if enabled. It is very desired when

All trademarks mentioned in this document are trademarks of their respective owners.

microcontroller is planned to use in portable and power critical applications.

DoCD<sup>™</sup> Debug Unit – it's a real-time hardware debugger provides debugging capability of a whole SoC system. In contrast to other onchip debuggers DoCD<sup>™</sup> provides non-intrusive debugging of running application. It can halt, run, step into or skip an instruction, read/write any contents of microcontroller including all registers, internal, external, program memories, all SFRs including user defined peripherals. Hardware breakpoints can be set and controlled on program memory, internal and external data memories, as well as on SFRs. Hardware breakpoint is executed if any write/read occurred at particular address with certain data pattern or without pattern. The DoCD<sup>™</sup> system includes three-wire interface and complete set of tools to communicate and work with core in real time debugging. It is built as scalable unit and some features can be turned off to save silicon and reduce power consumption. A special care on power consumption has been taken, and when debugger is not used it is automatically switched in power save mode. Finally whole debugger is turned off when debug option is no longer used.

#### PERFORMANCE

The following tables give a survey about the Core area and performance in Programmable Logic Devices after Place & Route (all CPU features and peripherals have been included):

| Device                               | Speed grade | F <sub>max</sub> |  |  |  |  |  |
|--------------------------------------|-------------|------------------|--|--|--|--|--|
| ORCA 4E                              | -3          | 50 MHz           |  |  |  |  |  |
| Core performance in LATTICE® devices |             |                  |  |  |  |  |  |

For a user the most important is application speed improvement. The most commonly used arithmetic functions and their improvements are shown in table below. An improvement was computed as {80C51 clock periods} divided by {DR8051CPU clock periods} required to execute an identical function. More details are available in core documentation.

| Function                                         | Improvement |
|--------------------------------------------------|-------------|
| 8-bit addition (immediate data)                  | 7,20        |
| 8-bit addition ( <i>direct addressing</i> )      | 6,00        |
| 8-bit addition (indirect addressing)             | 6,00        |
| 8-bit addition (register addressing)             | 7,20        |
| 8-bit subtraction (immediate data)               | 7,20        |
| 8-bit subtraction ( <i>direct addressing</i> )   | 6,00        |
| 8-bit subtraction ( <i>indirect addressing</i> ) | 6,00        |
| 8-bit subtraction (register addressing)          | 7,20        |
| 8-bit multiplication                             | 10,67       |
| 8-bit division                                   | 9,60        |
| 16-bit addition                                  | 7,20        |
| 16-bit subtraction                               | 7,64        |
| 16-bit multiplication                            | 9,75        |
| 32-bit addition                                  | 7,20        |
| 32-bit subtraction                               | 7,43        |
| 32-bit multiplication                            | 9,04        |
| Average speed improvement:                       | 7,58        |

Dhrystone Benchmark Version 2.1 was used to measure Core performance. The following table gives a survey about the DR8051CPU performance in terms of Dhrystone/sec and VAX MIPS rating.

| Device    | Target  | Clock<br>frequency | Dhry/sec<br>(VAX MIPS) |  |  |  |  |  |  |  |
|-----------|---------|--------------------|------------------------|--|--|--|--|--|--|--|
| 80C51     | -       | 12 MHz             | 268 (0.153)            |  |  |  |  |  |  |  |
| 80C310    | -       | 33 MHz             | 1550 (0.882)           |  |  |  |  |  |  |  |
| DR8051CPU | ORCA 4E | 40 MHz             | 6452 (3.672)           |  |  |  |  |  |  |  |
|           |         |                    |                        |  |  |  |  |  |  |  |

Core performance in terms of Dhrystones



Area utilized by the each unit of DR8051CPU core in vendor specific technologies is summarized in table below.

| Component                         | Area                 |           |  |  |  |  |  |  |
|-----------------------------------|----------------------|-----------|--|--|--|--|--|--|
| Component                         | [LC/PFU]             | [FFs]     |  |  |  |  |  |  |
| CPU*                              | 1510                 | 220       |  |  |  |  |  |  |
| Interrupt Controller              | 110                  | 40        |  |  |  |  |  |  |
| Power Management Unit             | 10                   | 5         |  |  |  |  |  |  |
| Total area                        | 1630 / 299           | 265       |  |  |  |  |  |  |
| *CPU - consisted of ALLL Oncode F | Decoder Control Unit | Program & |  |  |  |  |  |  |

\*CPU – consisted of ALU, Opcode Decoder, Control Unit, Program & Internal & External Memory Interfaces, User SFRs Interface *Core components area utilization* 

All trademarks mentioned in this document are trademarks of their respective owners.

The main features of each DR8051 family member have been summarized in table below. It gives a briefly member characterization helping user to select the most suitable IP Core for its application. User can specify its own peripheral set (including listed below and the others) and requests the core modifications.

| Design    | Architecture speed<br>grade | Program Memory space | Stack space size | Internal Data Memory<br>space | xternal Data N<br>pace | External Data Memory<br>Wait States | aı           | Interface for<br>additional SFRs | Interrupt sources | Interrupt levels | Data Pointers | Timer/Counters | UART | I\O Ports | Program Memory Wait<br>States | Compare/Capture | Watchdog     | Master I <sup>2</sup> C Bus<br>Controller | Slave I <sup>2</sup> C Bus<br>Controller |              | Fixed Point<br>Coprocessor | ng F<br>ces  |
|-----------|-----------------------------|----------------------|------------------|-------------------------------|------------------------|-------------------------------------|--------------|----------------------------------|-------------------|------------------|---------------|----------------|------|-----------|-------------------------------|-----------------|--------------|-------------------------------------------|------------------------------------------|--------------|----------------------------|--------------|
| DR8051CPU | 6.7                         | 64k                  | 256              | 256                           | 16M                    | $\checkmark$                        | $\checkmark$ | $\checkmark$                     | 2                 | 2                | 1             | -              | -    | -         | -                             | -               | -            | -                                         | -                                        | -            | -                          | -            |
| DR8051    | 6.7                         | 64k                  | 256              | 256                           | 16M                    | $\checkmark$                        | $\checkmark$ | $\checkmark$                     | 5                 | 2                | 1             | 2              | 1    | 4         | -                             | -               | -            | -                                         | -                                        | -            | -                          | -            |
| DR8051XP  | 6.7                         | 64k                  | 256              | 256                           | 16M                    | $\checkmark$                        | $\checkmark$ | $\checkmark$                     | 15                | 2                | 2             | 3              | 2    | 4         | $\checkmark$                  | $\checkmark$    | $\checkmark$ | $\checkmark$                              | $\checkmark$                             | $\checkmark$ | $\checkmark$               | $\checkmark$ |

DR8051 family of High Performance Microcontroller Cores

All trademarks mentioned in this document are trademarks of their respective owners.

http://www.DigitalCoreDesign.com http://www.dcd.pl

Copyright 1999-2003 DCD – Digital Core Design. All Rights Reserved.

#### CONTACTS

For any modification or special request please contact to Digital Core Design or local distributors.

#### Headquarters:

Wroclawska 94

41-902 Bytom, POLAND

e-mail: info@dcd.pl

tel. : +48 32 282 82 66

fax :+48 32 282 74 37

#### Field Office:

**Texas Research Park** 

14815 Omicron Dr. suite 100

San Antonio, TX 78245,USA

#### e-mail: infoUS@dcd.pl

tel. : +1 210 422 8268

fax :+1 210 679 7511

#### **Distributors:**

#### MTC - Micro Tech Components GmbH

AM Reitweg 15

89407 Dillingen, GERMANY

#### e-mail : MTCinfo@mtc.de

tel. : +49 9071 7945-0

*fax* : +49 9071 7945-20 Territory: Germany, Austria, Switzerland

All trademarks mentioned in this document are trademarks of their respective owners.